# A Systolic Array Architecture for the Discrete Sine Transform Doru Florin Chiper, M. N. S. Swamy, *Fellow, IEEE*, M. Ohmair Ahmad, *Fellow, IEEE*, and Thanos Stouraitis, *Senior Member, IEEE* Abstract—An efficient approach to design very large scale integration (VLSI) architectures and a scheme for the implementation of the discrete sine transform (DST), based on an appropriate decomposition method that uses circular correlations, is presented. The proposed design uses an efficient restructuring of the computation of the DST into two circular correlations, having similar structures and only one half of the length of the original transform; these can be concurrently computed and mapped onto the same systolic array. Significant improvement in the computational speed can be obtained at a reduced input—output (I/O) cost and low hardware complexity, retaining all the other benefits of the VLSI implementations of the discrete transforms, which use circular correlation or cyclic convolution structures. These features are demonstrated by comparing the proposed design with some of the recently reported schemes. ${\it Index\ Terms} {\it --} {\bf Discrete\ sine\ transform,\ systolic\ arrays,\ VLSI\ algorithms.}$ #### I. INTRODUCTION THE discrete sine transform (DST), along with the discrete cosine transform (DCT), represent the key functions used in many signal and image processing applications, especially in transform coding. For images with high correlation, the DCT yields better results; however, for images with a low correlation of coefficients, the DST yields lower bit rates [2]. The DST is signal independent and represents a good approximation of the statistically optimal Karhunen-Loeve transform [1]. The DST constitutes the basis of the recursive block coding technique [2] and is used in a fast implementation of lapped orthogonal transforms [3]. Since the DST is computationally intensive, the derivation of new efficient algorithms for its parallel very large scale interation (VLSI) implementation is highly desirable. The data movement and transfer play an important role in determining Manuscript received August 14, 2000; revised May 14, 2002. This work was supported in part by the Micronet National Network of Centers of Excellence, the Natural Sciences and Engineering Research Council (NSERC) of Canada, and Fonds pour la Formation des Chercheurs et l'Aide a la Recherche of Quebec. The associate editor coordinating the review of this paper and approving it for publication was Prof. Chaitali Chakrabarti. D. F. Chiper is with the Department of Applied Electronics, Technical University "Gh. Asachi," Iasi, Romania. M. N. S. Swamy and M. O. Ahmad are with the Center for Signal Processing and Communications, Department of Electrical and Computer Engineering, Concordia University, Montreal, QC, Canada H3G 1M8 (e-mail: swamy@ece.concordia.ca). T. Stouraits is with the Department of Electrical and Computer Engineering, University of Patras, Patras, Greece Publisher Item Identifier 10.1109/TSP.2002.801940. the efficiency of a VLSI implementation of the hardware algorithms [4]. This explains why the use of cyclic convolution and circular correlation structures provides high computing speed, low computational complexity, and low I/O bandwidth, as have already been shown for the discrete Fourier transform (DFT) [5] and for the DCT [6]. Due to their simple and regular data flow and their easy implementation through modular and regular hardware techniques, such as the distributed arithmetic [7] and systolic arrays [8], the conversion of the DST into a cyclic convolution or a circular correlation structure leads to an efficient solution for its VLSI implementation. In this paper, we propose a new input sequence and appropriate index mappings to arrive at an efficient conversion of a prime-length DST into two parallel circular correlation structures of one half of the original length. Substantial improvement in the processing speed of the VLSI realization is thus obtained. This realization preserves all the advantages reported in [6] for the DCT. The two circular correlation structures have the same structure and length; only the control tags and the input and output sequences are different. Their data-dependence graphs can be mapped into systolic arrays, as shown in [9]. The systolic array implementations can be efficiently unified using the method proposed in [10]. There are some differences in the sign that are efficiently managed using the tag control scheme [11]. We can obtain a significant speed improvement with a slight increase in the hardware complexity compared with that of the schemes in [6], [12], and [13], preserving all the advantages of architectural topology, input—output (I/O) cost, and computational complexity of the VLSI implementations of the discrete transforms that use systolic arrays, based on circular correlation structures. ### II. NEW ALGORITHM FOR THE DST The DST of the input sequence $\{x(i): i = 0, ..., N-1\}$ is defined as [1] $$Y(k) = \sum_{i=0}^{N-1} x(i) \cdot \sin[(2i+1)k\alpha], \quad k = 1, \dots, N$$ (1) where $\alpha=\pi/2N$ . If the transform length N is a prime-number greater than 2, we can introduce a new input sequence, which is defined as $$x'(N-1) = x(N-1)$$ $x'(i) = x(i) - x'(i+1), \quad i = (N-2), \dots, 0.$ (2) Using appropriate permutations of the new sequences, we can decompose the computation of the DST into two half-length circular correlations of the same structure as follows: $$Y(\xi(k)) = T'_{S}(\psi(k)) \cdot \cos\left[2 \cdot \psi(k) \cdot \alpha\right]$$ $$+ x'(0) \cdot \sin\left[2 \cdot \psi(k) \cdot \alpha\right]$$ $$Y(\eta(k)) = T'_{C}(\phi(k)) \cdot \sin\left[2 \cdot \phi(k) \cdot \alpha\right]$$ $$- x'(0) \cdot \cos\left[2 \cdot \phi(k) \cdot \alpha\right]$$ for $$k = 1, \dots, \frac{(N-1)}{2}$$ $$(4)$$ and $$Y(N) = \sum_{i=0}^{N-1} x(i) = x'(0)$$ (5) where the new output sequences $$\left\{T_S'(\psi(k)): k=1,\ldots,\frac{(N-1)}{2}\right\} \text{ and }$$ $$\left\{T_C'(\phi(k)): k=1,\ldots,\frac{(N-1)}{2}\right\}$$ are defined as $$T_S'(\psi(k)) = \begin{cases} 2 \cdot T_S(\varphi(k)), & \text{if } \varphi(k) \leq \frac{(N-1)}{2} \\ -2 \cdot T_S(\varphi(k)), & \text{otherwise} \end{cases}$$ $$T_C'(\phi(k)) = \begin{cases} 2 \cdot T_C(\varphi(k)), & \text{if } \varphi(k) > \frac{(N-1)}{2} \\ -2 \cdot T_C(\varphi(k)), & \text{otherwise.} \end{cases}$$ $$(7)$$ $$T'_{C}(\phi(k)) = \begin{cases} 2 \cdot T_{C}(\varphi(k)), & \text{if } \varphi(k) > \frac{(N-1)}{2} \\ -2 \cdot T_{C}(\varphi(k)), & \text{otherwise.} \end{cases}$$ We have used the following index mappings to reorder the input and output samples: $$\psi(k) = \begin{cases} \varphi(k), & \text{if } \varphi(k) \le \frac{(N-1)}{2} \\ \varphi(k) + \frac{(N-1)}{2}, & \text{otherwise} \end{cases}$$ (8) $$\phi(k) = \begin{cases} \varphi(k), & \text{if } \varphi(k) > \frac{(N-1)}{2} \\ \varphi(k) + \frac{(N-1)}{2}, & \text{otherwise.} \end{cases}$$ (9) $$\varphi(k) = \langle g^k \rangle_N \tag{10}$$ $$\zeta(k) = \langle 2k \rangle_N \tag{11}$$ and $$\xi(k) = (\zeta \circ \psi)(k) = \zeta(\psi(k)) \tag{12}$$ $$\eta(k) = (\zeta \circ \phi)(k) = \zeta(\phi(k)) \tag{13}$$ where q represents the primitive root of the Galois field of the indices, and $\langle x \rangle_N$ represents x modulo N. Now, we can decompose the computation of the DST into two circular correlations, which are defined as $$T_{S}(\varphi(k)) = \sum_{i=1}^{(N-1)/2} \left[ x'(\varphi(i)) - x' \left( \varphi \left( i + \frac{(N-1)}{2} \right) \right) \right]$$ $$\cdot \sin \left[ \varphi(i+k) \cdot 4\alpha \right]$$ $$T_{C}(\varphi(k)) = \sum_{i=1}^{(N-1)/2} (-1)^{\varphi(i)}$$ $$\times \left[ x'(\varphi(i)) + x' \left( \varphi \left( i + \frac{(N-1)}{2} \right) \right) \right]$$ $$\cdot \sin \left[ \varphi(i+k) \cdot 4\alpha \right], \text{ for }$$ $$k = 1, \dots, \frac{(N-1)}{2}.$$ (15) Using the equation $$\sin\left[\varphi(i+k)\cdot 4\alpha\right] = (-1)^{\left[\varphi(i+k)+\psi(i+k)\right]} \cdot \sin\left[\psi(i+k)\cdot 4\alpha\right]$$ (16) the symmetry property of the sine function, and taking into consideration (6) and (7), we finally obtain $$T_{S}(\psi(k)) = \sum_{i=1}^{(N-1)/2} \left[ x'(\varphi(i)) - x' \left( \varphi \left( i + \frac{(N-1)}{2} \right) \right) \right]$$ $$\cdot \operatorname{sgn}_{S}(k,i) \cdot \sin \left[ \psi(i+k) \cdot 4\alpha \right] \tag{17}$$ $$T_{C}(\phi(k)) = \sum_{i=1}^{(N-1)/2} \left[ x'(\varphi(i)) + x' \left( \varphi \left( i + \frac{(N-1)}{2} \right) \right) \right]$$ $$\cdot \operatorname{sgn}_{C}(k,i) \cdot \sin \left[ \psi(i+k) \cdot 4\alpha \right], \text{ for }$$ $$k = 1, \dots, \frac{(N-1)}{2} \tag{18}$$ and $$Y(\xi(k)) = 2 \cdot T_S(\psi(k)) \cdot \cos \left[2 \cdot \psi(k) \cdot \alpha\right]$$ $$+ x'(0) \cdot \sin \left[2 \cdot \psi(k) \cdot \alpha\right]$$ $$Y(\eta(k)) = 2 \cdot T_C(\phi(k)) \cdot \sin \left[2 \cdot \phi(k) \cdot \alpha\right]$$ $$- x'(0) \cdot \cos \left[2 \cdot \phi(k) \cdot \alpha\right].$$ (20) The sign functions $\operatorname{sgn}_{S}(k,i)$ and $\operatorname{sgn}_{C}(k,i)$ in (17) and (18) are defined as $$\operatorname{sgn}_S(k,i) = (-1)^{\varphi(k)+\psi(k)} \cdot (-1)^{\varphi(k+i)+\psi(k+i)} \quad (21)$$ $$\operatorname{sgn}_{C}(k,i) = (-1)^{\varphi(i)+1} \cdot \operatorname{sgn}_{S}(k,i). \tag{22}$$ Equations (17) and (18) represent two half-length circular correlations, having the same length and structure (excepting the sign), and they can be concurrently computed. The differences in the sign can be easily handled using an appropriate control mechanism known as the tag control scheme [11]. Due to the fact that they have the same form and length, we can obtain a significant hardware reduction by using an appropriate hardware sharing technique [10]. ### III. EXAMPLE In order to illustrate the proposed approach, we use an example of the DST with length N=7 and the primitive root q=3. In this case, we can compute the two circular correlations of length 3 using (17) and (18) in the form $$\begin{bmatrix} T_S(3) \\ T_S(2) \\ T_S(1) \end{bmatrix} = \begin{bmatrix} \sin(2a) & -\sin(a) & -\sin(3a) \\ -\sin(a) & -\sin(3a) & -\sin(2a) \\ \sin(3a) & \sin(2a) & -\sin(a) \end{bmatrix}$$ $$\cdot \begin{bmatrix} x'(3) - x'(4) \\ x'(2) - x'(5) \\ x'(6) - x'(1) \end{bmatrix}$$ $$\begin{bmatrix} T_C(4) \\ T_C(5) \\ T_C(6) \end{bmatrix} = \begin{bmatrix} \sin(2a) & \sin(a) & \sin(3a) \\ -\sin(a) & \sin(3a) & \sin(2a) \\ \sin(3a) & -\sin(2a) & \sin(a) \end{bmatrix}$$ $$\cdot \begin{bmatrix} x'(3) + x'(4) \\ x'(2) + x'(5) \\ x'(6) + x'(1) \end{bmatrix}$$ (24) Fig. 1. (a) Data-dependence graphs of the hardware kernel of the proposed DST algorithm of length N=7. (b) Function of the nodes in the data graphs of (a). where $a=4\alpha$ . The sign of the term $\sin(k\alpha)$ in (23) and (24) can be analytically computed using the sign functions defined in (21) and (22), respectively, where $\operatorname{sgn}_S(k,i)$ is used to determine the sign of the sine terms in (23) and $\operatorname{sgn}_C(k,i)$ for the sign of the sine terms in (24). The output samples are computed as follows: $$\begin{bmatrix} Y(6) \\ Y(4) \\ Y(2) \end{bmatrix} = \begin{bmatrix} 2T_S(3) \cdot \cos(6\alpha) + x'(0) \cdot \sin(6\alpha) \\ 2T_S(2) \cdot \cos(4\alpha) + x'(0) \cdot \sin(4\alpha) \\ 2T_S(1) \cdot \cos(2\alpha) + x'(0) \cdot \sin(2\alpha) \end{bmatrix}$$ (25) $$\begin{bmatrix} Y(1) \\ Y(3) \\ Y(5) \end{bmatrix} = \begin{bmatrix} 2T_C(4) \cdot \sin(8\alpha) - x'(0) \cdot \cos(8\alpha) \\ 2T_C(5) \cdot \sin(10\alpha) - x'(0) \cdot \cos(10\alpha) \\ 2T_C(6) \cdot \sin(12\alpha) - x'(0) \cdot \cos(12\alpha) \end{bmatrix}$$ (26) and $$Y(7) = x'(0). (27)$$ ## IV. ALGORITHM ANALYSIS AND IMPLEMENTATION CONSIDERATIONS The data dependencies, data operations, and the control signals used in the new systolic implementation can be easily obtained from the data-dependence graphs of Fig. 1(a). The functions of the nodes are described in Fig. 1(b). In order to estimate the speed performance and the parallelism involved in the computation of the proposed algorithm, we can use the critical computing path concept, which represents the longest path necessary for the signal to move from the input to the output in the data-dependence graphs. If we choose a systolic array implementation paradigm, then the time necessary for the signal to pass through the critical computing path equals (N-1)/2, which is one half of that required by the schemes given in [6], [12], and [13]. Due to the cyclic property of the input sequence $\{\sin(2a), \sin(a), \sin(3a), \sin(2a), \sin(a)\}$ , we can overlap the first two terms of an input data sequence with the last two terms of the previous data sequence and thus reduce the average computing time from (N-2) to (N-1)/2. Fig. 2. (a) Linear systolic array of the core hardware of the DST VLSI array of length 7. (b) Function of a processing element in the architecture of (a). Using the dependence graph-based synthesis procedure [9] and the tag control scheme [11], we can obtain two linear systolic arrays of the same structure and length, having a reduced number of I/O channels placed at the two ends of the array. Only the number of control tag lines is dependent on the length N of the array, but we have only (N-2) such one-control-bit lines. We can further obtain a significant reduction in the hardware complexity by implementing the two VLSI structures on a single systolic array using the hardware sharing technique presented in [10], thus doubling the speed using almost the same I/O cost as in [6], [12] and [13] but with a reduced hardware complexity. The systolic array that represents the hardware core of the proposed DST VLSI array is presented in Fig. 2, where we have used the following notations: $T_{nS}(k), T_{nC}(k)$ samples of the *n*th auxiliary output sequences; $u_n(i) \rightarrow x'(i)$ samples of the *n*th auxiliary input sequence; s(ka) signifies $\sin(ka)$ . Excepting the control lines, the number of input and output channels in our design is independent of the transform length N. This allows us to easily extend our design to large values of N that are prime numbers, which cannot be achieved by the solution proposed in [15]. Due to its regularity, modularity, simplicity, and local connections, the proposed systolic array algorithm is well suited for VLSI implementation. ### V. COMPARISON AND DISCUSSION The VLSI algorithms proposed for block-orthogonal transforms can be broadly classified into the following groups: - algorithms based on recursive computation; - fast algorithms based on butterfly structures; - algorithms based on direct computation through matrix decomposition; - algorithms using cyclic convolution or circular correlation computational structures. The algorithms from each category have specific advantages and drawbacks, such that the selection of the appropriate algorithm and implementation depend on the specific application, the speed, the cost, the I/O requirements, and the transform length. They are implemented using different implementation styles so that significant improvements can also be made at the implementation level, especially at the arithmetic operator level. Because of the hardware limitations, in practical applications, only small block-transform sizes (typically 8 × 8 or $16 \times 16$ ) are used, causing blocking artifacts. With the rapid pace of advances in the VLSI technology, we can expect that soon, it would be possible to transform a whole image, and not just a small block, in a VLSI structure without blocking artifacts, but most of the VLSI algorithms and architectures are not appropriately designed for such an extension of the transform-length N. For large values of N, the VLSI implementations of these algorithms tend to be communication bound, and there is a waste of the hardware due to the I/O bottleneck. Hence, special techniques have to be used to recast the VLSI algorithms as stated in [6] and [16] to reduce the I/O bandwidth and the number of I/O channels. In addition, for the same reason, the transform kernels are generated inside the array as in [12], with the price of an increase in the hardware complexity. Thus, the I/O problems [6] can seriously limit the applicability of a VLSI solution for practical applications, but sometimes, these problems are not taken into consideration. The VLSI implementations based on recursive algorithms [17]–[20] are suitable for applications to low-cost consumer products due to their compact and simple structure, but they are very slow. These structures are difficult to pipeline due to their inherent recursive structure and do not allow two-level pipelining so that the hardware complexity reduction is traded off with the speed performance. These structures also suffer from the numerical inaccuracy and instability problems that can lead to a bit-width explosion. Although efforts have been made recently to improve the regularity of implementations that use fast algorithms based on butterfly structures [4], [21], [22], they are characterized by a data flow with a low degree of regularity and modularity that has a direct impact on their VLSI implementations, resulting in complex data routing or address computation, complex layout, timing, and reliability problems that can severely limit the speed performance and their expandability. They are restricted to transform lengths that are only powers of $2(N=2^n)$ and may not be fully operational due to the I/O communication restrictions, thus causing an inefficient use of the hardware. Even though they are characterized by a small number of multipliers due to their low arithmetic complexity, they tend to be replaced by time-recursive structures in low-cost products [19], whereas for high-speed applications, they suffer from the I/O bandwidth bottleneck. The VLSI architectures that use algorithms based on direct computation through matrix decomposition [15], [23] make use of a different approach to split the matrix-vector formulation of the trigonometric transforms into two half-length matrix-vector products. This approach does not have the same regularity feature as provided by the proposed algorithm, and the number of transform kernels is $O(N^2)$ instead of O(N), which leads to high I/O costs and/or complicated data flow. For example, in [15], the I/O problems are left unsolved, and thus, the resulting VLSI array cannot be easily extended to higher values of N. The design approaches that are based on appropriate reformulation of the transforms into cyclic convolution or circular correlation [5], [6], [13], [24], due to their regular and simple data flow, lead to simple and efficient hardware implementations with low I/O complexity, lower computational complexity, good architectural topology, and a high degree of embedded parallelism. In this paper, we have tried to further develop the advantages offered by this design technique. The implementation styles could be different, and for a chosen style, further optimizations can be made at the implementation level or even at the layout level. However, we feel that the most significant improvements can be achieved at the algorithmic level. In this paper, the systolic array paradigm has been used to illustrate the advantages offered by our approach. In the proposed design as compared with [14], whereas the number of multiplications required is the same, the number of processing elements has been reduced to (N-1)/2 from (N-1). The implementation style used in [14] is the distributed-arithmetic (DA-style), which cannot be easily extended for large values of N, due to the fact that the sizes of the read-only memories (ROMs) increase exponentially with N. These structures are difficult to pipeline due to the feedback used in the ROM and accumulator (RAC) structures. The proposed method doubles the speed using almost the same hardware complexity. Comparing the proposed design with the one presented in [15], we see that the number of multipliers is reduced from N to (N-1), where N is the transform length and the number of adders from $2 \cdot N$ to N+1. However, the most significant improvement is in the I/O cost. Comparing the matrix-vector product formulations of the two algorithms, it can be seen that the number of transform kernels has been significantly reduced from $O(N^2)$ to O(N). In addition, the number of the input channels is reduced from $Li \cdot N$ to $4 \cdot Li + N$ and the number of output channels from $Li \cdot N + 2Lo$ to 2Lo, where Li and Lo are, respectively, the number of bits used to represent the input and output data samples. In [15] the latency time is better, but the I/O problems were left unsolved, and hence, additional latency | Design | Multipliers | Adders | RAC | Registers | Control complexity | Scalability | |--------------|-------------|---------|-------|-----------|--------------------|-------------| | Fang [25,26] | N/2+3 | N+3 | | 11N+4 | small | excellent | | Yang [20] | 2N-2 | 3N+2 | | 3N* | medium | good | | Guo [6] | (N-1)/2 | (N-1)/2 | | 5(N-1)/2 | small | excellent | | Guo[14] | | | (N-1) | | small | excellent | | Chiper [13] | (N-1)/2 | (N-1)/2 | | 5(N-1)/2 | small | excellent | | Pan [ 15] | N | 2N | | 3N | small | low | | Proposed | N-1 | N+1 | | 5(N-1)/2 | small | excellent | TABLE I COMPARISON OF THE HARDWARE COMPLEXITY OF VARIOUS DST/DCT DESIGNS <sup>\*</sup> To the number 3N we have to add the number of registers used to store the coefficients of the multipliers. | Design | No. loops | Throughput | Latency | Cycle Time | $N_{IN}$ * B | Pipelining | Two-level pipelining | |---------------|-----------|------------|---------|-------------------------------------------------------|--------------|------------|----------------------| | Fang [ 25,26] | | 1/N | 7/2NT | $T_{\nu} + 2T_{\perp}$ | O(N) | yes | difficult | | Yang [20] | N | 1/N | 2NT | $T_M + 2T_A$ | O(N) | no | no | | Guo [14] | | 1/(N-1) | 2(N-1)T | $T_{_A} + T_{_{MEM}}$ | O(N) | difficult | no | | Guo[6] | | 1/(N-1) | (3N-2)T | $T_A + T_M$ | O(N) | yes | easy | | Chiper [13] | 4 | 1/(N-1) | (3N-2)T | $T_{\scriptscriptstyle M} + T_{\scriptscriptstyle A}$ | O(N) | ves | easy | | Pan [15] | | 2/N | NT | $T_{M} + T_{A}$ | $O(N^2)$ | yes | easy | | Proposed | | 2/(N-1) | 2(N-1)T | $T_{\scriptscriptstyle M} + T_{\scriptscriptstyle A}$ | O(N) | yes | easy | TABLE II COMPARISONS OF THE SPEED AND OTHER FEATURES OF VARIOUS DST/DCT DESIGNS and hardware complexity have to be taken into consideration. In addition, the throughput is more important than latency, and the initial delay can be neglected in the case of continuous streams. On the other hand, the product $N_{\text{IN}} \cdot B$ , where $N_{\text{IN}}$ is the number and B the bandwidth of the input channels, directly depends on the volume of data to be loaded into the VLSI structure, which in this case is $O(N^2)$ instead of O(N), and this is a feature of the algorithm and not of its implementation. Thus, if we try to reduce the number of the input channels by some implementation techniques, it is necessary to increase their bandwidth. Thus, due to the pin number and bandwidth limitations, and the necessity of re-evaluating the parameters involved for different data length, this structure is difficult to extend for larger values of N. Proposed Compared with [6] and [13], the speed is doubled in the proposed design, and the arithmetic complexity is reduced while maintaining the circular correlation structure with all its advantages in terms of the architectural topology, the I/O cost, and the simplicity in hardware implementation. The time-recursive structure [20] and the systolic arrays based on the Clenshaw's recurrence formula [25], [26] have one half of the throughput and do not allow two-level pipelining due to the feedback, with a comparable hardware complexity for DCT or DST. Tables I and II give comparisons of the proposed VLSI systolic array design with some of the recently reported schemes with regard to the hardware complexity, speed, and other features. In these tables, values only for DCT or/and DST are included for the case of the unified structures. ### VI. CONCLUSIONS Efficient schemes for the conversion of the discrete transforms into cyclic correlation or convolution structures are now available and have been found to be very efficient for hardware implementation using VLSI technology. In this paper, a new design approach for a systolic array implementation of the discrete sine transform using circular correlation structures, based on an efficient way to convert the DST into two circular correlation structures, has been presented. Using two parallel circular correlation structures with the same structure and length and efficiently unifying them, a substantial improvement in the processing speed can be obtained with reduced hardware complexity and low I/O cost. The improvement in the processing speed as well as the low hardware complexity has been demonstrated by comparing these features with those of the recently reported schemes. The proposed design preserves all the other advantages related to architectural topology, computational complexity and I/O cost, specific to systolic array implementations using circular correlation, and cyclic convolution structures. ### REFERENCES - [1] A. K. Jain, "A fast Karhunen-Loeve transform for a class of random processes," IEEE Trans. Commun., vol. COM-24, pp. 1023-1029, 1976. - -, Fundamentals of Digital Image Processing. Englewood Cliffs, NJ: Prentice-Hall, 1989. - [3] H. S. Malvar, Signal Processing with Lapped Transforms Norwell, MA, 1992. - D. Sundararajan, M. O. Ahmad, and M. N. S. Swamy, "Vector computation of the discrete fourier transform," IEEE Trans. Circuits Syst. II, vol. 45, pp. 449-461, Apr. 1998. - [5] C. M. Rader, "Discrete fourier transform when the number of the data samples is prime," *Proc. IEEE*, vol. 56, pp. 1107–1108, June 1968. - [6] J. Guo, C. M. Liu, and C. W. Jen, "A new array architecture for primelength discrete cosine transform," *IEEE Trans. Signal Processing*, vol. 41, pp. 436–442, Jan. 1993. - [7] S. A. White, "Applications of the distributed arithmetic to digital signal processing: A tutorial review," *IEEE ASSP Mag.*, vol. 6, pp. 4–19, July 1989. - [8] H. T. Kung, "Why systolic architectures," Comput. Mag., vol. 15, pp. 37–45. Jan. 1982. - [9] S. Y. Kung, VLSI Array Processors. Englewood Cliffs, NJ: Prentice-Hall, 1988. - [10] D. F. Chiper, "Parallel structures used in digital signal processing," Ph.D. dissertation, Tech. Univ. Iasi, Iasi, Romania, 1996. - [11] C. W. Jen and H. Y. Hsu, "The design of systolic arrays with tag input," in *Proc. IEEE Int. Symp. Circuits Syst.*, Helsinki, Finland, 1988, pp. 2263–2266 - [12] L. W. Chang and M. C. Wu, "A unified systolic array for discrete cosine and sine transforms," *IEEE Trans. Signal Processing*, vol. 39, pp. 192–194, Jan. 1991. - [13] D. F. Chiper, "A new unified array architecture for discrete cosine and sine transforms," *Turkish J. Elect. Eng. Comput. Sci.*, vol. 5, no. 1, pp. 175–183, 1997. - [14] J. Guo, C. Chen, and C.-W. Jen, "Unified array architecture for DCT/DST and their inverses," *Electron. Lett.*, vol. 31, no. 21, pp. 1811–1812, 1995. - [15] S. B. Pan and R.-H. Park, "Unified systolic array for computation of DCT/DST/DHT," *IEEE Trans. Circuits Syst. Video Technol.*, vol. 7, pp. 413–419, Apr. 1997. - [16] N. R. Murthy and M. N. S. Swamy, "On the real-time computation of DFT and DCT through systolic arrays," *IEEE Trans. Signal Processing*, vol. 42, pp. 988–991, Apr. 1994. - [17] Y.-H. Chan, L.-P. Chan, and W.-C. Siu, "Efficient implementation of discrete cosine transform using recursive filter structures," *IEEE Trans. Circuits Syst. Video Technol.*, vol. 4, pp. 550–552, Dec. 1994. - [18] L.-P. Chau and W.-C. Siu, "Direct formulation for the realization of discrete cosine transform using recursive structure," *IEEE Trans. Circuits Syst. II.*, vol. 42, pp. 50–52, Jan. 1995. - Syst. II, vol. 42, pp. 50–52, Jan. 1995. [19] V. Srinivasan and K. J. R. Liu, "VLSI design of high-speed time-recursive 2-D DCT/IDCT processor for video applications," *IEEE Trans. Circuits Syst. Video Technol.*, vol. 6, pp. 87–96, Jan. 1996. - [20] J. F. Yang and C.-P. Fang, "Compact recursive structures for discrete cosine transform," *IEEE Trans. Circuits Syst. II*, vol. 47, pp. 314–321, Apr. 2000 - [21] D. Slawecki and W. Li, "DCT/IDCT processor design for high-data rate image coding," *IEEE Trans. Circuits Syst. Video Technol.*, vol. 2, pp. 135–146, June 1992. - [22] V. Britanak, "DCT/DST universal computation structure and its impact on VLSI design," in IEEE DSP Workshop, Hunt, TX, Oct. 15–18, 2000. - [23] A. Madisetti and A. N. Wilson, "A 100 MHz 2-D 8 × 8 DCT/IDCT processor for HDTV applications," *IEEE Trans. Circuits Syst. Video Technol.*, vol. 5, pp. 158–165, Apr. 1995. - [24] Y.-H. Chan and W.-C. Siu, "On the realization of DCT using the distributed arithmetic," *IEEE Trans. Circuits Syst. I*, vol. 39, pp. 109–113, Feb. 1992. - [25] W. H. Fang and M. L. Wu, "An efficient unified systolic architecture for the computation of discrete trigonometric transforms," in *Proc. ISCAS*, vol. 3, 1997, pp. 2092–2095. - [26] W.-H. Fang and M.-L. Wu, "Unified fully-pipelined implementations of one- and two-dimensional real discrete trigonometric transforms," *IEICE Trans. Fund. Electron., Commun. Comput. Sci.*, vol. E82-A, no. 10, pp. 2219–2230, Oct. 1999. **Doru Florin Chiper** was born in Iasi, Romania, in 1956. He received the diploma and the Ph.D. degrees in electronics and telecommunications in 1981 and 1996, respectively, from the Technical University "Gh. Asachi." Iasi, Romania. In September 1999, he was with Institute National pour Telecommunication, Evry, France, as a Visiting Researcher, and from October 1999 until April 2001, he was with Concordia University, Montreal, QC, Canada, as a Postdoctoral Fellow. He is currently an Associate Professor with the Technical University "Gh. Asachi." His research interests include digital signal processing, adaptive signal processing, blind equalization/identification, fast computational algorothms, parallel and VLSI algorithms, and architectures for communications and digital signal processing and high-level DSP design. M. N. S. Swamy (S'59–M'62–SM'74–F'80) received the B.Sc. (Hons.) degree in mathematics from Mysore University, Mysore, India, in 1954, the Diploma in electrical communication engineering from the Indian Institute of Science, Bangalore, in 1957, and the M.Sc. and Ph. D. degrees in electrical engineering from the University of Saskatchewan, Saskatoon, SK, Canada, in 1960 and 1963, respectively. In August 2001, he received the Doctor of Science in engineering (Honoris Causa) from Ansted University, Kuala Lumpur, Malaysia, "in recognition of his exemplary contributions to the research in electrical and computer engineering and to engineering education, as well as his dedication to the promotion of signal processing and communications applications." He is presently a Research Professor and the Director of the Center for Signal Processing and Communications with the Department of Electrical and Computer Engineering, Concordia University, Montreal, QC, Canada, where he served as the Chair of the Department of Electrical Engineering from 1970 to 1977 and Dean of Engineering and Computer Science from 1977 to 1993. Since July 2001, he has held the Concordia Chair (Tier I) in Signal Processing. He has also been with the Electrical Engineering Department, Technical University of Nova Scotia, Halifax, and the University of Calgary, Calgary, AB, Canada, as well as in the Department of Mathematics, University of Saskatchewan, Saskatoon, SK, Canada. He has published extensively in the areas of number theory, circuits, systems, and signal processing, and he holds four patents. He is the co-author of two book chapters and three books: Graphs, Networks and Algorithms (New York: Wiley, 1981), Graphs: Theory and Algorithms (New York: Wiley, 1992), and Switched Capacitor Filters: Theory, Analysis and Design (Prentice-Hall Int.: London, U.K., 1995). A Russian translation of the first book was published by Mir Publishers, Moscow, in 1984, while a Chinese version was published by the Education Press, Beijing, in 1987. Dr. Swamy is a Fellow of the Institute of Electrical Engineers (U.K.), the Engineering Institute of Canada, the Institution of Engineers (India), and the Institution of Electronic and Telecommunication Engineers (India). Presently, he is Vice President for Publications of the IEEE Circuits and Systems Society. He has served the IEEE in various capacities, such as the Vice President of the CAS society in 1976, Editor-in-Chief of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I from 1999 to 2001, Associate Editor of the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS from 1985 to 1987, Program Chair for the 1973 IEEE CAS Symposium, General Chair for the 1984 IEEE CAS Symposium, Vice Chair for the 1999 IEEE CAS Symposium, and a member of the Board of Governors of the CAS Society. He is the recipient of many IEEE-CAS Society awards, including the Education Award in 2000, the Golden Jubilee Medal in 2000, and the 1986 Guillemin-Cauer Best Paper Award. He is a member of Micronet, which is a National Network of Centers of Excellence in Canada and is its coordinator for Concordia University. **M.** Omair Ahmad (S'69–M78–SM'83–F'01) received the B.Eng. degree from Sir George Williams University, Montreal, QC, Canada, and the Ph.D. degree from Concordia University, Montreal, both in electrical engineering. From 1978 to 1979, he was a member of the Faculty of the New York University College, Bufallo. In September 1979, he joined the Faculty of Concordia University, where he was an Assistant Professor of computer science. Subsequently, he joined the Department of Electrical and Computer Engineering of the same university, where presently, he is Professor. He has published extensively in the area of signal processing and holds three patents. His current research interests include the areas of multidimensional filter design, image and video signal processing, nonlinear signal processing, communication digital signal processing, artificial neural networks, and VLSI circuits for signal processing. Dr. Ahmad was the Local Arrangements Chairman of the 1984 IEEE International Symposium on Circuits and Systems. During 1988, he was a member of the Admission and Advancement Committee of the IEEE. From June 1999 to December 2001, he was an Associate Editor of IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I. He was an Examiner of the Order of Engineers of Quebec. Presently, he is the Chairman of the Circuits and Systems Chapter of the Montreal Section of the IEEE. He is a researcher with the Micronet National Network of Centers of Excellence. He is a recipient of the Wighton Fellowship from the Sandford Fleming Foundation. Thanos Stouraitis (SM'98) received the B.S. degree in physics from the University of Athens, Athens, Greece, in 1979, the M.S. degree in electronic automation from the University of Athens, in 1981, the M.Sc. degree in electrical and computer engineering from the University of Cincinnati, Cincinnnati, OH, in 1983, and the Ph.D. degree in electrical engineering from the University of Florida, Gainesville, in 1986 (for which he received the Outstanding Ph.D. Dissertation Award). He is a Professor of electrical and computer engineering at the University of Patras, Patras, Greece, where he directs an international graduate studies program on digital signal processing systems. He has served on the faculty of The Ohio State University, Columbus, and has visited the University of Florida and Polytechnic University, Brooklyn, NY. His current research interests include signal and image processing systems, application-specific processor technology and design, computer arithmetic, and design and architecture of optimal digital systems. He has led several DSP processor design projects funded by the European Union, American organizations, and the Greek government and industry. He has authored or co-authored over 140 technical papers. He holds one patent on DSP processor design. He has authored several book chapters, the book Digital Signal Processing (Patras, Greece: Univ. of Patras Press) and co-authored the book Digital Filter Design Software for the IBM PC (New York: Marcel Dekker). He serves as a Regional Editor for Europe for the Journal of Circuits, Systems and Computers, an Editor-at-Large for Marcel Dekker Inc., has served as an Associate Editor for the Journal of Circuits, Systems and Computers, and as a consultant for various industries. He regularly reviews for the IEE Proceedings E, F, G and for conferences like IEEE ISCAS, ICASSP, VLSI, SiPS, Computer Arithmetic, Euro DAC, etc. He also reviews proposals for NSF, the European Commission, and other agencies. Dr. Stouraitis has served as Associate Editor for the IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II, for the IEEE TRANSACTIONS ON VLSI, and as Editor for the IEEE Interactive Magazines. He regularly reviews for the IEEE TRANSACTIONS ON SIGNAL PROCESSING, IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, IEEE TRANSACTIONS ON COMPUTERS, and IEEE TRANSACTIONS ON EDUCATION. He has served as the Chair of the VLSI Systems and Applications (VSA) Technical Committee and as a member of the DSP and the Multimedia Technical Committees of the IEEE Circuits and Systems Society. He is a founder and the Chair of the IEEE Signal Processing chapter in Greece. He was the General Chair of the 1996 IEEE International Conference on Electronics, Circuits, and Systems (ICECS) and the Technical Program Chair of Eusipco '98 and ICECS '99. He has served as Chair or as a member of the Technical Program Committees of a multitude of IEEE Conferences, including ISCAS (Program Committee Track Chair). He is the General Chair of ISCAS 2006. He received the 2000 IEEE Circuits and Systems Society Guillemin-Cauer Award (best paper) for the paper "Multi-Function Architectures for RNS Processors."