JEDEC STANDARD NO. 22-A101 TEST METHOD A101
STEADY-STATE TEMPERATURE HUMIDITY BIAS LIFE TEST

1.0 PURPOSE
The Steady-State Temperature Humidity Bias Life Test is performed for the purpose of evaluating the reliability of non-hermetic packaged solid-state devices in humid environments. It employs conditions of temperature, humidity, and bias which accelerate the penetration of moisture through the external protective material (encapsulant or seal) or along the interface between the external protective material and the metallic conductors which pass through it.

2.0 APPARATUS
The test requires a temperature-humidity test chamber capable of maintaining a specified temperature and relative humidity continuously, while providing electrical connections to the devices under test in a specified biasing configuration.

2.1 The chamber must be capable of providing controlled conditions of temperature and relative humidity during ramp-up to, and ramp-down from, the specified test conditions.

2.2 Devices under stress must be distributed to minimize temperature gradients.

2.3 Care must be exercised in the choice of board and socket materials, to minimize release of contamination, and to minimize degradation due to corrosion and other mechanisms.

2.4 Ionic contamination of the test apparatus (card cage, test boards, sockets, wiring, storage containers, etc.) shall be controlled to avoid test artifacts.

2.5 Deionized water with a minimum resistivity of 1 megaohm-cm at room temperature shall be used.

3.0 TEST CONDITIONS
Test conditions consist of a temperature, relative humidity, and duration used in conjunction with an electrical bias configuration specific to the device.

3.1 Temperature, Relative Humidity and Duration.

<table>
<thead>
<tr>
<th>Temperature (dry bulb °C)</th>
<th>Relative Humidity (%)</th>
<th>Temperature (wet bulb, °C)</th>
<th>Vapor Pressure (psia)</th>
<th>Duration (hours)</th>
</tr>
</thead>
<tbody>
<tr>
<td>85 ± 2</td>
<td>85 ± 5</td>
<td>81.0</td>
<td>7.12</td>
<td>1008 (-24, +168)</td>
</tr>
</tbody>
</table>
Notes:
1. Tolerances apply to the entire useable test area.
2. For information only.
3. The test conditions are to be applied continuously except during any interim readouts. Note: For interim readouts, devices should be returned to stress within the time specified in Sec. 4.5.

3.2 **Biasing Guidelines**

3.2.1 Apply bias according to the following guidelines:

3.2.1.1 Minimize power dissipation.

3.2.1.2 Alternate pin bias as much as possible.

3.2.1.3 Distribute potential differences across chip metallization as much as possible.

3.2.1.4 Maximize voltage within operating range.

3.2.2 Either of two kinds of bias can be used to satisfy these guidelines, whichever is more severe:

3.2.2.1 *Continuous bias.* The dc bias shall be applied continuously. Continuous bias is more severe than cycled bias when the die temperature is \( \leq 10^\circ\text{C} \) higher than the chamber ambient temperature. or, if the die temperature is not known, when the heat dissipation of the device under test (DUT) is less than 200mW. If the heat dissipation of the DUT exceeds 200mW, then the die temperature should be calculated. If the die temperature exceeds the chamber ambient temperature by more than 5\(^\circ\text{C}\) then the die temperature rise above the chamber ambient should be included in reports of test results since acceleration of failure mechanisms will be affected.

3.2.2.2 *Cycled bias.* The dc voltage applied to the devices under test shall be periodically interrupted with an appropriate frequency and duty cycle. If the biasing configuration results in a temperature rise above the chamber ambient, \( \Delta T_{ja} \), exceeding 10\(^\circ\text{C}\), then cycled bias, when optimized for a specific device type, will be more severe than continuous bias. Heating as a result of power dissipation tends to drive moisture away from the die and thereby hinders moisture-related failure mechanisms. Cycled bias permits moisture collection on the die during the off periods when device power dissipation does not occur. Cycling the DUT bias with one hour on and one hour off is optimal for most plastic-encapsulated microcircuits. The die temperature, as calculated on the basis of the known thermal impedance and
dissipation, should be quoted with the results whenever it exceeds the chamber ambient by 5°C or more.

Criteria for choosing continuous or cyclical bias, and whether or not to report the amount by which the die temperature exceeds the chamber ambient temperature, are summarized in the table:

<table>
<thead>
<tr>
<th>$\Delta T_{ja}$, or Power per DUT &lt; 200mW</th>
<th>Cyclical Bias?</th>
<th>Report $\Delta T_{ja}$?</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\Delta T_{ja} &lt; 5^\circ C$, or Power per DUT &lt; 200mW</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>$(\Delta T_{ja} \geq 5^\circ C$ or Power per DUT $\geq 200mW$), and $\Delta T_{ja} &lt; 10^\circ C$</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>$\Delta T_{ja} \geq 10^\circ C$</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

### 4.0 PROCEDURE

The test devices shall be mounted in a manner which exposes them to a specified condition of temperature and humidity with a specified electrical biasing condition. Exposure of devices to excessively hot, dry ambients or conditions which result in condensation on devices and electrical fixtures shall be avoided, particularly during ramp-up and ramp-down.

#### 4.1 Ramp-up

4.1.1 The time to reach stable temperature and relative humidity conditions shall be less than 3 hours.

4.1.2 Condensation shall be avoided by ensuring that the test chamber (dry bulb) temperature exceeds the wet-bulb temperature at all times.

#### 4.2 Ramp-down.

4.2.1 Ramp-down shall not exceed 3 hours.

4.2.2 Condensation shall be avoided by ensuring that the test chamber (dry bulb) temperature exceeds the wet-bulb temperature at all times.

#### 4.3 Test Clock. The test clock starts when the temperature and relative humidity reach the setpoints, and stops at the beginning of ramp-down.

#### 4.4 Bias. Bias application during ramp-up and ramp-down is optional. Bias should be verified after devices are loaded, prior to the start of the test clock. Bias should also be verified after the test clock stops, but before devices are removed from the chamber.

#### 4.5 Readout. Electrical test shall be performed not later than 48 hours after the end of ramp-down. Note: For intermediate readouts, devices shall be returned to stress within 96 hours of the end of ramp-down. The rate of moisture loss from devices after removal from the chamber can be reduced by placing the devices in sealed moisture barrier bags (without dessicant). When devices are placed in
sealed bags, the "test window clock" runs at 1/3 of the rate of devices exposed to the laboratory ambient. Thus the test window can be extended to as much as 144 hours, and the time to return to stress to as much as 288 hours by enclosing the devices in moisture-proof bags.

4.6 **Handling.** Suitable hand-covering shall be used to handle devices, boards and fixtures. Contamination control is important in any accelerated moisture stress test.

**5.0 FAILURE CRITERIA**
A device will be considered to have failed the Steady-State Temperature Humidity Bias Life Test if parametric limits are exceeded, or if functionality cannot be demonstrated under nominal and worst-case conditions as specified in the applicable procurement document or data sheet.

**6.0 SAFETY**
Follow equipment manufacturer's recommendations and local safety regulations.

**7.0 SUMMARY**
The following details shall be specified in the applicable procurement document:

(a) Test duration, if other than specified in 3.1.
(b) Measurements after test.
(c) Biasing configuration.
(d) Temperature of die during test if it is more than 5°C above the chamber ambient.
(e) Frequency and duty cycle of bias if cycled bias is to be used.