Test Method A110-B

Highly-Accelerated Temperature and Humidity Stress Test (HAST)

JESD22-A110-B
(Revision of Test Method A110-A)

FEBRUARY 1999

ELECTRONIC INDUSTRIES ALLIANCE
JEDEC Solid State Technology Association
NOTICE

EIA/JEDEC standards and publications contain material that has been prepared, reviewed, and approved through the JEDEC Board of Directors level and subsequently reviewed and approved by the EIA General Counsel.

EIA/JEDEC standards and publications are designed to serve the public interest through eliminating misunderstandings between manufacturers and purchasers, facilitating interchangeability and improvement of products, and assisting the purchaser in selecting and obtaining with minimum delay the proper product for use by those other than JEDEC members, whether the standard is to be used either domestically or internationally.

EIA/JEDEC standards and publications are adopted without regard to whether or not their adoption may involve patents or articles, materials, or processes. By such action JEDEC does not assume any liability to any patent owner, nor does it assume any obligation whatever to parties adopting the EIA/JEDEC standards or publications.

The information included in EIA/JEDEC standards and publications represents a sound approach to product specification and application, principally from the solid state device manufacturer viewpoint. Within the JEDEC organization there are procedures whereby an EIA/JEDEC standard or publication may be further processed and ultimately become an ANSI/EIA standard.

No claims to be in conformance with this standard may be made unless all requirements stated in the standard are met.

Inquiries, comments, and suggestions relative to the content of this EIA/JEDEC standard or publication should be addressed to JEDEC Solid State Technology Association, 2500 Wilson Boulevard, Arlington, VA 22201-3834, (703)907-7560/7559 or www.jedec.org

Published by
©ELECTRONIC INDUSTRIES ALLIANCE 1999
Engineering Department
2500 Wilson Boulevard
Arlington, VA 22201-3834

"Copyright" does not apply to JEDEC member companies as they are free to duplicate this document in accordance with the latest revision of JEDEC Publication 21 "Manual of Organization and Procedure".

PRICE: Please refer to the current Catalog of JEDEC Engineering Standards and Publications or call Global Engineering Documents, USA and Canada (1-800-854-7179), International (303-397-7956)

Printed in the U.S.A.
All rights reserved
PLEASE!

DON’T VIOLATE THE LAW!

This document is copyrighted by the EIA and may not be reproduced without permission.

Organizations may obtain permission to reproduce a limited number of copies through entering into a license agreement. For information, contact:

Global Engineering Documents
15 Inverness Way East
Englewood, CO 80112-5704 or call U.S.A. and Canada 1-800-854-7179, International (303) 397-7956
TEST METHOD A110-B

HIGHLY-ACCELERATED TEMPERATURE AND HUMIDITY STRESS TEST (HAST)

(From JEDEC Council Ballot JCB-98-86, formulated under the cognizance of JC-14.1 Committee on Reliability Test Methods for Packaged Devices.)

1 Purpose

The Highly-Accelerated Temperature and Humidity Stress Test is performed for the purpose of evaluating the reliability of non-hermetic packaged solid-state devices in humid environments. It employs severe conditions of temperature, humidity, and bias which accelerate the penetration of moisture through the external protective material (encapsulant or seal) or along the interface between the external protective material and the metallic conductors which pass through it. The stress usually activates the same failure mechanisms as the “85/85” Steady-State Humidity Life Test (JEDEC Standard No. 22-A101).

2 Apparatus

The test requires a pressure chamber capable of maintaining a specified temperature and relative humidity continuously, while providing electrical connections to the devices under test in a specified biasing configuration.

2.1 Controlled conditions

The chamber must be capable of providing controlled conditions of pressure, temperature and relative humidity during ramp-up to, and ramp-down from the specified test conditions. Calibration records shall verify that the equipment avoids condensation on devices under test (DUTs) hotter than 50 °C during ramp-up and ramp-down for conditions of maximum thermal mass loading and minimum (zero) DUT power dissipation. Calibration records shall verify that, for steady state conditions and maximum thermal mass loading, test conditions are maintained within the tolerances specified in 3.1.

2.2 Temperature profile

A permanent record of the temperature profile for each test cycle is recommended, so that the validity of the stress can be verified.

2.3 Devices under stress

Devices under stress must be physically located to minimize temperature gradients. Devices under stress shall be no closer than 3 cm from internal chamber surfaces, and must not be subjected to direct radiant heat from heaters. Boards on which devices are mounted should be oriented to minimize interference with vapor circulation.
2 Apparatus (cont’d)

2.4 Minimize release of contamination

Care must be exercised in the choice of board and socket materials, to minimize release of contamination and to minimize degradation due to corrosion and other mechanisms.

2.5 Ionic contamination

Ionic contamination of the test apparatus (card cage, test boards, sockets, wiring storage containers, etc.) shall be controlled to avoid test artifacts.

2.6 De-ionized water

De-ionized water with a minimum resistivity of 1 megohm-cm at room temperature shall be used.

3 Test conditions

Test conditions consist of a temperature, relative humidity, and duration in conjunction with an electrical bias configuration specific to the device.

3.1 Temperature, relative humidity and duration

<table>
<thead>
<tr>
<th>Temperature(^1) (dry bulb °C)</th>
<th>Relative Humidity(^1) (%)</th>
<th>Temperature(^2) (wet bulb, °C)</th>
<th>Vapor Pressure(^2) (psia/kPa)</th>
<th>Duration(^3) (hours)</th>
</tr>
</thead>
<tbody>
<tr>
<td>130 ± 2</td>
<td>85 ± 5</td>
<td>124.7</td>
<td>33.3/230</td>
<td>96 (-0, +2)</td>
</tr>
<tr>
<td>110 ± 2</td>
<td>85 ± 5</td>
<td>105.2</td>
<td>17.7/122</td>
<td>264 (-0, +2)</td>
</tr>
</tbody>
</table>

NOTES

1 Tolerances apply to the entire usable test area.

2 For information only.

3 The test conditions are to be applied continuously except during any interim readouts.

   NOTE: For interim readouts, devices should be returned to stress within the time specified in 4.5.

4 For parts that reach absorption equilibrium in 24 hours or less, the HAST test is equivalent to at least 1000 hours at 85 °C/85 %RH. For parts that require more than 24 hours to reach equilibrium at the specified HAST condition, the time should be extended to allow parts to reach equilibrium.

5 Caution: For plastic-encapsulated microcircuits, it is known that moisture reduces the effective glass transition temperature of the molding compound. Stress temperatures above the effective glass transition temperature may lead to failure mechanisms unrelated to standard 85°C/85% RH stress.
3 Test conditions (cont’d)

3.2 Biasing guidelines

Apply bias according to the following guidelines:

a) Minimize power dissipation.

b) Alternate pin bias as much as possible.

c) Distribute potential differences across chip metallization as much as possible.

d) Maximize voltage within operating range.

NOTE — The priority of the above guidelines depends on mechanism and specific device characteristics.

e) Either of two kinds of bias can be used to satisfy these guidelines, whichever is more severe:

1) Continuous bias - The dc bias shall be applied continuously. Continuous bias is more severe than cycled bias when the die temperature is <= 10 °C higher than the chamber ambient temperature or, if the die temperature is not known when the heat dissipation of the DUT is less than 200 mW. If the heat dissipation of the DUT exceeds 200 mW, then the die temperature should be calculated. If the die temperature exceeds the chamber ambient temperature by more than 5 °C then the die temperature rise above the chamber ambient should be included in reports of test results since acceleration of failure mechanisms will be affected.

2) Cycled bias - The dc voltage applied to the devices under test shall be periodically interrupted with an appropriate frequency and duty cycle. If the biasing configuration results in a temperature rise above the chamber ambient, ΔT_ja, exceeding 10 °C, then cycled bias, when optimized for a specific device type, will be more severe than continuous bias. Heating as a result of power dissipation tends to drive moisture away from the die and thereby hinders moisture-related failure mechanisms. Cycled bias permits moisture collection on the die during the off periods when device power dissipation does not occur. Cycling the DUT bias with a 50% duty cycle is optimal for most plastic encapsulated microcircuits. The period of the cycled stress should be <= 2 hours for packages >= 2 mm in thickness and <= 30 minutes for packages < 2 mm in thickness. The die temperature, as calculated on the basis of the known thermal impedance and dissipation should be quoted with the results whenever it exceeds the chamber ambient by 5 °C or more.
3.2 Biasing guidelines (cont’d)

3.2.1 Choosing and reporting

Criteria for choosing continuous or cyclical bias, and whether or not to report the amount by which the die temperature exceeds the chamber ambient temperature, are summarized in the following table:

<table>
<thead>
<tr>
<th>( \Delta T_{ja} )</th>
<th>Cyclical Bias?</th>
<th>Report ( \Delta T_{ja} ) ?</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \Delta T_{ja} &lt; 5 , ^\circ C ), or Power per DUT &lt; 200 mW</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>( (\Delta T_{ja} \geq 5 , ^\circ C \text{ or Power per DUT} \geq 200 \text{ mW}) ), and ( \Delta T_{ja} &lt; 10 , ^\circ C )</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>( \Delta T_{ja} \geq 10 , ^\circ C )</td>
<td>Yes</td>
<td>Yes</td>
</tr>
</tbody>
</table>

4 Procedure

The test devices shall be mounted in a manner that exposes them to a specified condition of temperature and humidity with a specified electrical biasing condition. Exposure of devices to excessively hot, dry ambient or conditions that result in condensation on devices and electrical fixtures shall be avoided, particularly during ramp-up and ramp-down.

4.1 Ramp-up

The time to reach stable temperature and relative humidity conditions shall be less than 3 hours.

Condensation shall be avoided by ensuring that the test chamber (dry bulb) temperature exceeds the wet-bulb temperature at all times, and that the rate of ramp up shall not be faster than a rate which ensures that the temperature of any DUT does not lag below the wet bulb temperature.

The dry- and wet-bulb temperature set points shall be maintained so that the relative humidity is not less than 50% after significant heating begins. In a dry laboratory, the chamber ambient may initially be drier than this.
4 Procedure (cont’d)

4.2 Ramp-down

The first part of ramp-down to a slightly positive gauge pressure (a wet bulb temperature of about 104 °C) shall be long enough to avoid test artifacts due to rapid depressurization but shall not exceed 3 hours.

The second part of ramp-down from a wet bulb temperature of 104°C to room temperature shall occur with the chamber vented. There is no time restriction, and forced cooling of the vessel is permitted.

Condensation on devices shall be avoided in both parts of the ramp down by ensuring that the test chamber (dry bulb) temperature exceeds the wet-bulb temperature at all times.

Ramp-down should maintain the moisture content of the molding compound encapsulating the die. Therefore, the relative humidity shall not be less than 50% during the first part of the ramp down, paragraph 1 above.

4.3 Test Clock

The test clock starts when the temperature and relative humidity reach the set points, and stops at the beginning of ramp-down.

4.4 Bias

Bias application during ramp-up and ramp-down is optional. Bias should be verified after devices are loaded, prior to the start of the test clock. Bias should also be verified after the test clock stops, but before devices are removed from the chamber.

4.5 Readout

Electrical test shall be performed not later than 48 hours after the end of ramp-down. Note: For intermediate readouts, devices shall be returned to stress within 96 hours of the end of ramp down. The rate of moisture loss from devices after removal from the chamber can be reduced by placing the devices in sealed moisture barrier bags (without desiccant). When devices are placed in sealed bags, the “test window clock” runs at 1/3 of the rate of devices exposed to the laboratory ambient. Thus the test window can be extended to as much as 144 hours, and the time to return to stress to as much as 288 hours by enclosing the devices in moisture-proof bags.

4.6 Handling

Suitable hand-covering shall be used to handle devices, boards and fixtures. Contamination control is important in any highly-accelerated moisture stress test.
5 Failure criteria

A device will be considered to have failed the Highly-Accelerated Temperature and Humidity Stress Test if parametric limits are exceeded, or if functionality cannot be demonstrated under nominal and worst-case conditions as specified in the applicable procurement document or data sheet.

6 Safety

Follow equipment manufacturer's recommendations and local safety regulations.

7 Summary

The following details shall be specified in the applicable procurement document:

a) Test duration.

b) Temperature.

c) Measurements after test.

d) Biasing configuration.

e) Temperature of die during test if it is more than 5 °C above the chamber ambient.

f) Frequency and duty cycle of bias if cycled bias is to be used.